Using HDL Coder and HDL Verifier for FPGAs and ASIC Designs
Education > Computer Science
Start Time
: Tuesday, May 29, 2012 09:00 AM  EST
End Time
: Tuesday, May 29, 2012 12:00 PM  EST

 

In this webinar you will learn how you can leverage our HDL Code Generation and Verification products to accelerate your FPGA design cycle and avoid costly mistakes. Using HDL Coder you can prototype your algorithm on FPGAs or implement it on ASICs and FPGAs directly from Simulink.  With HDL Verifier, you can co-simulate your HDL code with ModelSim and perform FPGA based accelerated simulations.

MathWorks engineers will demonstrate the latest enhancements to HDL Coder, which generates synthesizable Verilog® and VHDL® code from Simulink models, MATLAB code, and Stateflow charts.  
We will discuss the following topics:

  • Simulink system level design
  • Verilog and VHDL code generation using HDL Coder
  • Optimization techniques for efficient FPGA implementation
  • Pipelining and resource sharing
  • Co-simulation with ModelSim
  • Programming your HDL code on FPGA boards
  • FPGA-in-the-Loop verification

Please allow approximately 60 minutes to attend the presentation and Q&A session.

About the Presenter: Stephan van Beek is a Signal Processing and Communications Engineer Application Engineer for MathWorks focused on FPGA implementation. Prior to joining MathWorks, Stephan worked at Océ-Netherlands as an application engineer responsible for FPGA tool flows. He has also worked as a field service engineer for motion control systems at Anorad Europe BV. Stephan studied electrical engineering at the Polytechnic in Eindhoven.

Product Focus

  • HDL Coder™
  • HDL Verifier™